## 2×100GBASE-SR4 100m QSFP-DD Optical Transceiver GQD-MPO201-DSR4C #### **Features** - ✓ Hot-pluggable QSFP-DD form factor - √ 8 channels full-duplex transceiver module - ✓ Supports 206.25Gb/s aggregate bit rate - √ 8 channels 850nm VCSEL array - √ 8 channels PIN photo-detector array - ✓ Internal CDR circuits on both receiver and transmitter channels - ✓ Supports CDR bypass - √ 4W maximum power dissipation - ✓ Maximum link length of 70m on OM3 MMF and 100m on OM4 MMF - ✓ Single MTP/MPO receptacle - ✓ Built-in digital diagnostic functions - ✓ Operating case temperature range: 0 to 70°C - ✓ Single 3.3V power supply - ✓ RoHS-6 compliant (lead free) ### **Applications** ✓ 2×100GBASE-SR4 200G Ethernet ### **Description** The Gigalight 2×100GBASE-SR4 100m QSFP-DD optical transceiver, 200G QSFP-DD SR8 (GQD-MPO201-DSR4C) is designed for use in 2×100-Gigabit Ethernet links up to 100m over Multi-Mode Fiber (MMF). It is compliant with the QSFP-DD MSA, IEEE 802.3ba 100GBASE-SR4, and IEEE 802.3bm CAUI-4. Digital diagnostics functions are available via an I2C interface, as specified by the QSFP-DD MSA. It integrates eight data lanes in each direction with 8×25.78125Gb/s bandwidth. The electrical interface uses a 76-contact edge type connector. The optical interface uses a 24-fiber MTP/MPO connector. This module incorporates Gigalight proven circuit and VCSEL technology to provide reliable long life, high performance, and consistent service. Figure 1. Module Block Diagram The 2×100GBASE-SR4 QSFP-DD is a parallel transceiver with the key technique of VCSEL and PIN array package, and can be can contacted through I<sup>2</sup>C system. ## **Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |----------------------------|-----------------|------|----------------------|------| | Supply Voltage | V <sub>cc</sub> | -0.3 | 3.6 | V | | Input Voltage | $V_{in}$ | -0.3 | V <sub>cc</sub> +0.3 | V | | Storage Temperature | Ts | -20 | 85 | °C | | Case Operating Temperature | T <sub>c</sub> | 0 | 70 | °C | | Humidity (non-condensing) | Rh | 5 | 95 | % | ### **Recommended Operating Conditions** | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------|-----------------|------|----------|------|------| | Supply Voltage | V <sub>cc</sub> | 3.13 | 3.3 | 3.47 | V | | Operating Case Temperature | T <sub>c</sub> | 0 | | 70 | °C | | Data Rate Per Lane | fd | | 25.78125 | | Gb/s | | Humidity | Rh | 5 | | 85 | % | | Power Dissipation | Pm | | | 4 | W | ### **Electrical Specifications** | Parameter | Symbol | Min | Typical | Max | Unit | |----------------------------------------------------|------------------|----------------------|---------|--------------------|-------| | Differential Input Impedance | Z <sub>in</sub> | 90 | 100 | 110 | ohm | | Differential Output Impedance | Z <sub>out</sub> | 90 | 100 | 110 | ohm | | Differential Input Voltage Amplitude <sup>1</sup> | ΔV <sub>in</sub> | 300 | | 1100 | mVp-p | | Differential Output Voltage Amplitude <sup>2</sup> | $\Delta V_{out}$ | 500 | | 800 | mVp-p | | Skew | Sw | | | 300 | ps | | Bit Error Rate | BER | | | 5×10 <sup>-5</sup> | | | Input Logic Level High | V <sub>IH</sub> | 2.0 | | V <sub>cc</sub> | V | | Input Logic Level Low | V <sub>IL</sub> | 0 | | 0.8 | V | | Output Logic Level High | V <sub>OH</sub> | V <sub>cc</sub> -0.5 | | V <sub>cc</sub> | V | | Output Logic Level Low | V <sub>OL</sub> | 0 | | 0.4 | V | #### Note: - 1. Measured between TxnP and TxnN. - 2. Measured between RxnP and RxnN. ### **Optical Characteristics** | Parameter | Symbol | Min | Typical | Max | Unit | |------------------------------------------------------------|------------------------------------|------|---------|------|------| | Trans | mitter | | | | | | Center Wavelength | λ <sub>c</sub> | 840 | 850 | 860 | nm | | RMS Spectral Width | Δλ | | | 0.6 | nm | | Average Launch Power (each lane) | Pout | -8.4 | | 2.4 | dBm | | Optical Modulation Amplitude (each lane) | OMA | -6.4 | | 3 | dBm | | Transmitter and Dispersion Eye Closure (each lane) | TDEC | | | 4.3 | dB | | Extinction Ratio | ER | 3 | | | dB | | Average Launch Power of OFF Transmitter (each lane) | P <sub>OFF</sub> | | | -30 | dB | | Eye Mask Coordinates <sup>1</sup> : X1, X2, X3, Y1, Y2, Y3 | {0.3, 0.38, 0.45, 0.35, 0.41, 0.5} | | | | | | Red | eiver | | | | | | Center Wavelength | λς | 840 | 850 | 860 | nm | | Stressed Receiver Sensitivity in OMA <sup>2</sup> | | | | -5.2 | dBm | | Average Power at Receiver (each lane) | -10.3 | | | 2.4 | dBm | | Receiver Reflectance | R <sub>R</sub> | | | -12 | dB | | LOS Assert | LOSA | -30 | | | dBm | | LOS De-Assert – OMA | LOS <sub>D</sub> | | | -7.5 | dBm | | LOS Hysteresis | LOS <sub>H</sub> | 0.5 | | | dB | #### Note: - 1. Hit Ratio = $5 \times 10^{-5}$ . - 2. Measured with conformance test signal at TP3 for BER=5×10<sup>-5</sup> Per-FEC ## **Pin Description** Table 1- Pad Function Definition | D1 | + 2000 | G11 | Paradiation | D1 | 37 | |----------|----------------|---------------|-------------------------------------------------------------------------------------|-----------|---------| | Pad | Logic | Symbol | Description | Plug | Notes | | | | | | Sequence4 | | | 1 | | GND | Ground | 1B | 1 | | 2 | CML-I | Tx2n | Transmitter Inverted Data Input | 3B | : | | 3 | CML-I | Tx2p | Transmitter Non-Inverted Data Input | 3B | - (5.1) | | 4 | | GND | Ground | 1B | 1 | | 5 | CML-I | Tx4n | Transmitter Inverted Data Input | 3B | | | 6 | CML-I | Tx4p | Transmitter Non-Inverted Data Input | 3B | | | 7 | | GND | Ground | 1B | 1 | | 8 | LVTTL-I | ModSelL | Module Select | 3B | | | 9 | LVTTL-I | ResetL | Module Reset | 3B | | | 10 | | VccRx | +3.3V Power Supply Receiver | 2B | 2 | | 11 | LVCMOS-<br>I/O | SCL | 2-wire serial interface clock | 3B | | | 12 | LVCMOS-<br>I/O | SDA | 2-wire serial interface data | 3В | | | 13 | | GND | Ground | 1B | 1 | | 14 | CML-O | Rx3p | Receiver Non-Inverted Data Output | 3B | | | 15 | CML-O | Rx3n | Receiver Inverted Data Output | 3B | | | 16 | | GND | Ground | 1B | 1 | | 17 | CML-O | Rx1p | Receiver Non-Inverted Data Output | 3B | | | 18 | CML-O | Rx1n | Receiver Inverted Data Output | 3B | : | | 19 | 0.12 | GND | Ground | 1B | 1 | | 20 | | GND | Ground | 1B | 1 | | 21 | CML-O | Rx2n | Receiver Inverted Data Output | 3B | - | | 22 | CML-O | Rx2p | Receiver Non-Inverted Data Output | 3B | : | | 23 | CHE O | GND | Ground | 1B | 1 | | 24 | CML-O | Rx4n | Receiver Inverted Data Output | 3B | 1 | | 25 | CML-O | 2.504.504.505 | | 3B | | | 26 | CML-O | Rx4p<br>GND | Receiver Non-Inverted Data Output Ground | 1B | 1 | | | T TTMMT O | | | | 1 | | 27<br>28 | LVTTL-0 | ModPrsL | Module Present | 3B | 1 | | 20.00 | LVTTL-0 | IntL | Interrupt | 3B | | | 29 | | VccTx | +3.3V Power supply transmitter | 2B | 2 | | 30 | | Vcc1 | +3.3V Power supply | 2B | 2 | | 31 | LVTTL-I | InitMode | Initialization mode; In legacy QSFP applications, the InitMode pad is called LPMODE | 3B | | | 32 | | GND | Ground | 1B | 1 | | 33 | CML-I | тхЗр | Transmitter Non-Inverted Data Input | 3B | | | 34 | CML-I | Tx3n | Transmitter Inverted Data Input | 3B | | | 35 | Secretaria de | GND | Ground | 1B | 1 | | 36 | CML-I | Tx1p | Transmitter Non-Inverted Data Input | 3B | | | 37 | CML-I | Tx1n | Transmitter Inverted Data Input | 3B | | | 38 | | GND | Ground | 1B | 1 | | Pad | Logic | Symbol | Description | Plug<br>Sequence <sup>4</sup> | Notes | |-----|-------|----------|---------------------------------------------------------------------|-------------------------------|-------| | 39 | | GND | Ground | 1A | 1 | | 40 | CML-I | Tx6n | Transmitter Inverted Data Input | 3A | | | 41 | CML-I | Тхбр | Transmitter Non-Inverted Data Input | 3A | - | | 42 | 3 | GND | Ground | 1A | 1 | | 43 | CML-I | Tx8n | Transmitter Inverted Data Input | 3A | | | 44 | CML-I | Tx8p | Transmitter Non-Inverted Data Input | 3A | | | 45 | - | GND | Ground | 1A | 1 | | 46 | | Reserved | For future use | 3A | 3 | | 47 | | VS1 | Module Vendor Specific 1 | 3A | 3 | | 48 | d . | VccRx1 | 3.3V Power Supply | 2A | 2 | | 49 | | VS2 | Module Vendor Specific 2 | 3A | 3 | | 50 | | VS3 | Module Vendor Specific 3 | 3A | 3 | | 51 | | GND | Ground | 1A | 1 | | 52 | CML-O | Rx7p | Receiver Non-Inverted Data Output | 3A | | | 53 | CML-O | Rx7n | Receiver Inverted Data Output | 3A | | | 54 | | GND | Ground | 1A | 1 | | 55 | CML-O | Rx5p | Receiver Non-Inverted Data Output | 3A | - | | 56 | CML-O | Rx5n | Receiver Inverted Data Output | 3A | | | 57 | 0.1.2 | GND | Ground | 1A | 1 | | 58 | 8 | GND | Ground | 1A | 1 | | 59 | CML-O | Rx6n | Receiver Inverted Data Output | 3A | - | | 60 | CML-0 | Rx6p | Receiver Non-Inverted Data Output | 3A | | | 61 | 01.12 | GND | Ground | 1A | 1 | | 62 | CML-O | Rx8n | Receiver Inverted Data Output | 3A | - | | 63 | CML-0 | Rx8p | Receiver Non-Inverted Data Output | 3A | | | 64 | CHL-0 | GND | Ground | 1A | 1 | | 65 | 8 | NC | No Connect | 3A | 3 | | 66 | 4 | Reserved | For future use | 3A | 3 | | 67 | - | VccTx1 | 3.3V Power Supply | 2A | 2 | | 68 | à . | Vcc1x1 | 3.3V Power Supply | 2A | 2 | | 69 | 3 | Reserved | For Future Use | 3A | 3 | | 70 | 3 | GND | Ground | 1A | 1 | | 71 | CML-I | Tx7p | Transmitter Non-Inverted Data Input | 3A | 1 | | 72 | CML-I | Tx7n | Transmitter Inverted Data Input | 3A | 9 | | 73 | CMT-1 | GND | Ground | 1A | 1 | | 74 | CML-I | Tx5p | Transmitter Non-Inverted Data Input | 3A | 1 | | 75 | CML-I | Tx5p | Transmitter Non-Inverted Data Input Transmitter Inverted Data Input | 3A | 18 | | 76 | CMLT | GND | Ground | 1A | 1 | Note 1: QSFP-DD uses common ground (GND) for all signals and supply (power). All are common within the QSFP-DD module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane. Note 2: VccRx, VccRx1, Vccl, Vcc2, VccTx and VccTx1 shall be applied concurrently. Requirements defined for the host side of the Host Card Edge Connector are listed in Table 4. VccRx, VccRx1, Vcc1, Vcc2, VccTx and VccTx1 may be internally connected within the module in any combination. The connector Vcc pins are each rated for a maximum current of 1000 mA. Note 3: All Vendor Specific, Reserved and No Connect pins may be terminated with 50 ohms to ground on the host. Pad 65 (No Connect) shall be left unconnected within the module. Vendor specific and Reserved pads shall have an impedance to GND that is greater than 10 kOhms and less than 100 pF. Note 4: Plug Sequence specifies the mating sequence of the host connector and module. The sequence is 1A, 2A, 3A, 1B, 2B, 3B. (see Figure 2 for pad locations) Contact sequence A will make, then break contact with additional QSFP-DD pads. Sequence 1A, 1B will then occur simultaneously, followed by 2A, 2B, followed by 3A, 3B. ## **Optical Transceivers** ## **Data Sheet** Figure 2. Electrical Pin-out Details #### ModSelL Pin The ModSelL is an input signal that must be pulled to $V_{cc}$ in the QSFP-DD module. When held low by the host, the module responds to 2-wire serial communication commands. The ModSelL allows the use of multiple QSFP-DD modules on a single 2-wire interface bus. When ModSelL is "High", the module shall not respond to or acknowledge any 2-wire interface communication from the host. In order to avoid conflicts, the host system shall not attempt 2-wire interface communications within the ModSelL de-assert time after any QSFP-DD modules are deselected. Similarly, the host must wait at least for the period of the ModSelL assert time before communicating with the newly selected module. The assertion and de-asserting periods of different modules may overlap as long as the above timing requirements are met. #### ResetL Pin The ResetL signal shall be pulled to $V_{cc}$ in the module. A low level on the ResetL signal for longer than the minimum pulse length (t\_Reset\_init) initiates a complete module reset, returning all user module settings to their default state. #### InitMode Pin InitMode is an input signal. The InitMode signal must be pulled up to $V_{cc}$ in the QSFP-DD module. The InitMode signal allows the host to define whether the QSFP-DD module will initialize under host software control (InitMode asserted High) or module hardware control (InitMode deasserted Low). Under host software control, the module shall remain in Low Power Mode until software enables the transition to High Power Mode. Under hardware control (InitMode de-asserted Low), the module may immediately transition to High Power Mode after the management interface is initialized. The host shall not change the state of this signal while the module is present. In legacy QSFP applications, this signal is named LPMode. See SFF-8679 for signal description. #### ModPrsL Pin ModPrsL must be pulled up to V<sub>cc</sub> Host on the host board and grounded in the module. The ModPrsL is asserted "Low" when the module is inserted and deasserted "High" Optical Interconnection Design Innovator when the module is physically absent from the host connector. #### IntL Pin IntL is an output signal. The IntL signal is an open collector output and must be pulled to $V_{cc}$ Host on the host board. When the IntL signal is asserted Low it indicates a change in module state, a possible module operational fault or a status critical to the host system. The host identifies the source of the interrupt using the 2-wire serial interface. The IntL signal is deasserted "High" after all set interrupt flags are read. ### **Power Supply Filtering** The host board should use the power supply filtering shown in Figure 3. Figure 3. Host Board Power Supply Filtering ### **Optical Interface Lanes and Assignment** The optical interface port is a male MPO24 connector. Figure 4. Optical Receptacle and Channel Orientation #### DIAGNOSTIC MONITORING INTERFACE Digital diagnostics monitoring function is available on GQD-MPO201-DSR4C. A 2-wire serial interface provides user to contact with module. The structure of the memory is shown in Figure 5. The memory space is arranged into a lower, single page, address space of 128 bytes and multiple upper address space pages. This structure permits timely access to addresses in the lower page, e.g. Interrupt Flags and Monitors. Less time critical entries, e.g. serial ID information and threshold settings, are available with the Page Select function. The structure also provides address expansion by adding additional upper pages as needed. The interface address used is A0xh and is mainly used for time critical data like interrupt handling in order to enable a one-time-read for all data related to an interrupt situation. After an interrupt, IntL, has been asserted, the host can read out the flag field to determine the affected channel and type of flag. Figure 5. QSFP-DD Memory Map Table 16- Lower Page Overview (Lower Page) | Address | Description | Type | |-----------|---------------------------------|------------| | 0 - 2 | Id and Status (3 bytes) | Read-only | | 3 - 17 | Interrupt Flags (15 bytes) | Read-only | | 18 - 25 | State Indicators (8 bytes) | Read-only | | 26 - 31 | Module card Monitors (6 bytes) | Read-only | | 32 - 79 | Channel Monitors (48 bytes) | Read-only | | 80 - 101 | Control Fields (22 bytes) | Read/Write | | 102 - 116 | Interrupt Flag Masks (15 bytes) | Read/Write | | 117 - 118 | Reserved | Read/Write | | 119 - 122 | Password Change Area (4 bytes) | Write-Only | | 123 - 126 | Password Entry Area (4 bytes) | Write-Only | | 127 | Page Select Byte | Read/Write | Figure 6. Low Memory Map Table 28- Upper Page 0 Overview (Page 00h) | | | Table 20 oppor | rage o overview (rage com) | |-----------|-----------------|---------------------------------|------------------------------------------------------------| | Address | Size<br>(bytes) | Name | Description | | Base ID H | Fields: | | | | 128 | 1 | Identifier | Identifier Type of module | | 129 | 1 | Ext. Identifier | Extended Identifier | | 130 | 1 | Connector Type | Code for media connector type | | 131-138 | 8 | Specification compliance | Code for electronic compatibility or optical compatibility | | 139 | 1 | Encoding | Code for serial encoding algorithm | | 140 | 1 | BR, nominal | Nominal bit rate, units of 100 MBits/s | | 141 | 1 | Extended rate select compliance | Tags for extended rate select compliance | | 142-146 | 5 | Link length | Link length / transmission media | | 147 | 1 | Device technology | Device technology | | 148-163 | 16 | Vendor name | Vendor name (ASCII) | | 164 | 1 | Extended Module | Extended Module codes for InfiniBand | | 165-167 | 3 | Vendor OUI | Vendor IEEE company ID | | 168-183 | 16 | Vendor PN | Part number provided by vendor (ASCII) | | 184-185 | 2 | Vendor rev | Revision level for part number provided by vendor (ASCII) | | 186-187 | 2 | Wavelength or Copper | Nominal laser wavelength | ~- # Gigalight Optical Interconnection Design Innovator | | .7 | cable Attenuation | (wavelength=value/20 in nm) or copper cable attenuation in dB at 2.5GHz (Adrs 186) and 5.0GHz (Adrs 187) | |-----------|----------|-------------------------------|---------------------------------------------------------------------------------------------------------------| | 188-189 | 2 | Wavelength tolerance | Guaranteed range of laser wavelength(+/-value) from nominal wavelength.(wavelength Tolerance=value/200 in nm) | | 190 | 1 | Max case temp. | Maximum case temperature in degrees C | | 191 | 1 | CC_BASE | Check code for base ID fields (addresses 128-190 inclusive) | | Extended | ID Field | ls: | | | 192-195 | 4 | Options | Indicates which optional capabilities are implemented in the module | | 196-211 | 16 | Vendor S/N | Vendor product serial number | | 212-219 | 8 | Date Code | Vendor's manufacturing date code | | 220 | 1 | Diagnostic<br>Monitoring Type | Indicates which types of diagnostic monitoring are implemented in the module | | 221-222 | 2 | Enhanced Options | Indicates which optional enhanced features are implemented in the module. | | 223 | 1 | CC_EXT | Check code for the Extended ID Fields (addresses 192-222 inclusive) | | 224-238 | 15 | Device Properties | Provides detailed information about the device | | 239 | 1 | CC-PROP | Check code for the Device Properties Fields (addresses 224-2382 inclusive) | | Vendor Sp | ecific 1 | ID Fields: | | | 240-255 | 16 | Vendor-Specific | Vendor-specific ID information | Figure 7. Page 00 Memory Map ## **Timing for Soft Control and Status Functions** Table 13- Timing for QSFP-DD soft control and status functions | · | | | | | or aria status ranctions | |-------------------------------------------|--------------------------|-----|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Unit | | | MgmtInitDuration | Max MgmtInit<br>Duration | | 2000 | ms | Time from power on <sup>2</sup> , hot plug or rising edge of reset until completion of the MgmtInit State | | ResetL Assert Time | t_reset_init | 2 | | μs | Minimum pulse time on the ResetL signal to initiate a module reset. | | IntL Assert Time | ton_IntL | | 200 | ms | Time from occurrence of condition<br>triggering IntL until Vout:IntL=Vol | | IntL Deassert Time | toff_IntL | | 500 | μs | Time from clear on read <sup>3</sup> operation of<br>associated flag until Vout:IntL=Voh.<br>This includes deassert times for Rx<br>LOS, Tx Fault and other flag bits. | | Rx LOS Assert Time | ton_los | | 100 | ms | Time from Rx LOS state to Rx LOS bit set (value = 1b) and IntL asserted. | | Rx LOS Assert Time (optional fast mode) | ton_losf | | 1 | ms | Time from Rx LOS state to Rx LOS bit set (value = 1b) and IntL asserted. | | Rx LOS Deassert Time (optional fast mode) | toff_losf | | 3 | ms | Time from signal present to negation of Rx LOS status bit. | | Tx Fault Assert Time | ton_Txfault | | 200 | ms | Time from Tx Fault state to Tx Fault bit set (value=1b) and IntL asserted. | | Flag Assert Time | ton_flag | | 200 | ms | Time from occurrence of condition triggering flag to associated flag bit set (value=1b) and IntL asserted. | | Mask Assert Time | ton_mask | | 100 | ms | Time from mask bit set (value=1b) <sup>1</sup> until associated IntL assertion is inhibited | | Mask Deassert Time | toff_mask | | 100 | ms | Time from mask bit cleared (value=0b)1 until associated IntL operation resumes | | Application or Rate<br>Select Change Time | t_ratesel | | 100 | ms | Time from change of state of Application or Rate Select bit until transmitter or receiver bandwidth is in conformance with appropriate specification | | | | | | | ne stop bit of the write transaction | | Note 2. Power on is above the minimum lev | | | | when su | apply voltages reach and remain at or | | | | | | in the | stop bit of the read transaction | | | | | | | | Figure 9. Timing Specifications #### **Mechanical Dimensions** Figure 10. Mechanical Specifications ## **Ordering Information** | Product Description | Part Number | |----------------------------------------------------|------------------| | QSFP-DD SR8, 206.25Gb/s, 850nm, 100m, MMF, MTP/MPO | GQD-MPO201-DSR4C | #### References - QSFP-DD MSA - 2. Ethernet 100GBASE-SR4 IEEE802.3bm ### **Important Notice** Performance figures, data and any illustrative material provided in this data sheet are typical and must be specifically confirmed in writing by Gigalight before they become applicable to any particular order or contract. In accordance with the Gigalight policy of continuous improvement specifications may change without notice. ## **Optical Transceivers** ## **Data Sheet** The publication of information in this data sheet does not imply freedom from patent or other protective rights of Gigalight or others. Further details are available from any Gigalight sales representative. E-mail: <a href="mailto:sales@gigalight.com">sales@gigalight.com</a> Official Site: <a href="mailto:sww.gigalight.com">www.gigalight.com</a> ### **Revision History** | Revision | Level | Date | Description | |----------|-------------|----------|------------------| | V0 | Preliminary | Aug 2017 | Advance Release. |